User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1406
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg1_tag_ram_control
ex_cache_config 12 rw 0x0 Exclusive cache configuration
0 = Disabled. This is the default.
1 = Enabled,
store_buff_dev_lim_en 11 rw 0x0 Store buffer device limitation Enable
0 = Store buffer device limitation disabled. Device
writes can take all slots in store
buffer. This is the default.
1= Store buffer device limitation enabled. Device
writes cannot take all slots in
store buffer when connected to the Cortex-A9
MPCore processor. There is always
one available slot to service Normal Memory
high_pr_so_dev_rd_en 10 rw 0x0 High Priority for SO and Dev Reads Enable
0 = Strongly Ordered and Device reads have
lower priority than cacheable
accesses when arbitrated in the L2CC (L2C-310)
master ports. This is the default.
1 = Strongly Ordered and Device reads get the
highest priority when arbitrated in
the L2CC (L2C-310) master ports.
reserved 9:1 waz,r
az
0x0 reserved, reserved
full_line_zero_enable 0 rw 0x0 Full Line of Zero Enable
0 = Full line of write zero behavior disabled. This
is the default.
1 = Full line of write zero behavior Enabled.
Name reg1_tag_ram_control
Relative Address 0x00000108
Absolute Address 0xF8F02108
Width 32 bits
Access Type mixed
Reset Value 0x00000777
Description Configures Tag RAM latencies
Field Name Bits Type Reset Value Description