User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1407
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg1_tag_ram_control Details
Field Name Bits Type Reset Value Description
reserved 31:11 waz,r
az
0x0 reserved, reserved
ram_wr_access_lat 10:8 rw 0x7 RAM write access latency Default value depends
on the value of pl310_TAG_WRITE_LAT
b000 = 1 cycle of latency, there is no additional
latency.
b001 = 2 cycles of latency.
b010 = 3 cycles of latency.
b011 = 4 cycles of latency.
b100 = 5 cycles of latency.
b101 = 6 cycles of latency.
b110 = 7 cycles of latency.
b111 = 8 cycles of latency
reserved 7 waz,r
az
0x0 reserved, reserved
ram_rd_access_lat 6:4 rw 0x7 RAM read access latency Default value depends
on the value of pl310_TAG_READ_LAT
b000 = 1 cycle of latency, there is no additional
latency.
b001 = 2 cycles of latency.
b010 = 3 cycles of latency.
b011 = 4 cycles of latency.
b100 = 5 cycles of latency.
b101 = 6 cycles of latency.
b110 = 7 cycles of latency.
b111 = 8 cycles of latency.
reserved 3 waz,r
az
0x0 reserved, reserved
ram_setup_lat 2:0 rw 0x7 RAM setup latency Default value depends on the
value of pl310_TAG_SETUP_LAT
b000 = 1 cycle of latency, there is no additional
latency.
b001 = 2 cycles of latency.
b010 = 3 cycles of latency.
b011 = 4 cycles of latency.
b100 = 5 cycles of latency.
b101 = 6 cycles of latency.
b110 = 7 cycles of latency.
b111 = 8 cycles of latency.