User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1409
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg2_ev_counter_ctrl
Register reg2_ev_counter_ctrl Details
Register (L2Cpl310) reg2_ev_counter1_cfg
reserved 3 waz,r
az
0x0 reserved, reserved
ran_setup_lat 2:0 rw 0x7 RAM setup latency Default value depends on the
value of pl310_DATA_SETUP_LAT
b000 = 1 cycle of latency, there is no additional
latency.
b001 = 2 cycles of latency.
b010 = 3 cycles of latency.
b011 = 4 cycles of latency.
b100 = 5 cycles of latency.
b101 = 6 cycles of latency.
b110 = 7 cycles of latency.
b111 = 8 cycles of latency.
Name reg2_ev_counter_ctrl
Relative Address 0x00000200
Absolute Address 0xF8F02200
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Permits the event counters to be enabled and reset.
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:3 waz,r
az
0x0 reserved, reserved
counter_reset 2:1 raz,r
w
0x0 Always Read as zero. The following counters are
reset when a 1 is written to the following bits:
bit[2] = Event Counter1 reset
bit[1] = Event Counter0 reset.
ev_ctr_en 0 rw 0x0 Event counter enable 0 = Event Counting Disable.
This is the default.
1 = Event Counting Enable.
Name reg2_ev_counter1_cfg