User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1411
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg2_ev_counter0_cfg Details
Register (L2Cpl310) reg2_ev_counter1
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Enables event counter 0 to be driven by a specific event. Counter 0 increments when
the event occurs.
Field Name Bits Type Reset Value Description
reserved 31:6 waz,r
az
0x0 reserved, reserved
ctr_ev_src 5:2 rw 0x0 Counter event source Event Encoding
Counter Disabled b0000
CO b0001
DRHIT b0010
DRREQ b0011
DWHIT b0100
DWREQ b0101
DWTREQ b0110
IRHIT b0111
IRREQ b1000
WA b1001
IPFALLOC b1010
EPFHIT b1011
EPFALLOC b1100
SRRCVD b1101
SRCONF b1110
EPFRCVD b1111
ev_ctr_intr_gen 1:0 rw 0x0 Event counter interrupt generation b00 =
Disabled. This is the default.
b01 = Enabled: Increment condition.
b10 = Enabled: Overflow condition.
b11 = Interrupt generation is disabled.
Name reg2_ev_counter1
Relative Address 0x0000020C
Absolute Address 0xF8F0220C
Width 32 bits
Access Type rw
Reset Value 0x00000000