User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1413
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg2_int_mask Details
Register (L2Cpl310) reg2_int_mask_status
Description This register enables or masks interrupts from being triggered on the
external pins of the cache controller. Figure 3-8 on page 3-17 shows the
register bit assignments. The bit assignments enables the masking of the
interrupts on both their individual outputs and the combined L2CCINTR
line. Clearing a bit by writing a 0, disables the interrupt triggering on that
pin. All bits are cleared by a reset. You must write to the register bits with a 1 to enable
the generation of interrupts.
1 = Enabled.
0 = Masked. This is the default.
Field Name Bits Type Reset Value Description
reserved 31:9 waz,r
az
0x0 reserved, reserved
DECERR 8 rw 0x0 DECERR: DECERR from L3
SLVERR 7 rw 0x0 SLVERR: SLVERR from L3
ERRRD 6 rw 0x0 ERRRD: Error on L2 data RAM, Read
ERRRT 5 rw 0x0 ERRRT: Error on L2 tag RAM, Read
ERRWD 4 rw 0x0 ERRWD: Error on L2 data RAM, Write
ERRWT 3 rw 0x0 ERRWT: Error on L2 tag RAM, Write
PARRD 2 rw 0x0 PARRD: Parity Error on L2 data RAM, Read
PARRT 1 rw 0x0 PARRT: Parity Error on L2 tag RAM, Read
ECNTR 0 rw 0x0 ECNTR: Event Counter1/0 Overflow Increment
Name reg2_int_mask_status
Relative Address 0x00000218
Absolute Address 0xF8F02218
Width 32 bits
Access Type mixed
Reset Value 0x00000000