User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1415
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg2_int_raw_status Details
Register (L2Cpl310) reg2_int_clear
Register reg2_int_clear Details
Field Name Bits Type Reset Value Description
reserved 31:9 raz 0x0 reserved
DECERR 8 ro 0x0 DECERR: DECERR from L3
SLVERR 7 ro 0x0 SLVERR: SLVERR from L3
ERRRD 6 ro 0x0 ERRRD: Error on L2 data RAM, Read
ERRRT 5 ro 0x0 ERRRT: Error on L2 tag RAM, Read
ERRWD 4 ro 0x0 ERRWD: Error on L2 data RAM, Write
ERRWT 3 ro 0x0 ERRWT: Error on L2 tag RAM, Write
PARRD 2 ro 0x0 PARRD: Parity Error on L2 data RAM, Read
PARRT 1 ro 0x0 PARRT: Parity Error on L2 tag RAM, Read
ECNTR 0 ro 0x0 ECNTR: Event Counter1/0 Overflow Increment
Name reg2_int_clear
Relative Address 0x00000220
Absolute Address 0xF8F02220
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Clears the Raw Interrupt Status Register bits.
When a bit is written as 1, it clears the corresponding bit in the Raw Interrupt Status
Register. When a bit is written as 0, it has no effect
Field Name Bits Type Reset Value Description
reserved 31:9 raz 0x0 reserved
DECERR 8 wtc 0x0 DECERR: DECERR from L3
SLVERR 7 wtc 0x0 SLVERR: SLVERR from L3
ERRRD 6 wtc 0x0 ERRRD: Error on L2 data RAM, Read
ERRRT 5 wtc 0x0 ERRRT: Error on L2 tag RAM, Read
ERRWD 4 wtc 0x0 ERRWD: Error on L2 data RAM, Write
ERRWT 3 wtc 0x0 ERRWT: Error on L2 tag RAM, Write
PARRD 2 wtc 0x0 PARRD: Parity Error on L2 data RAM, Read