User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1416
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg7_cache_sync
Register reg7_cache_sync Details
Register (L2Cpl310) reg7_inv_pa
Register reg7_inv_pa Details
PARRT 1 wtc 0x0 PARRT: Parity Error on L2 tag RAM, Read
ECNTR 0 wtc 0x0 ECNTR: Event Counter1/0 Overflow Increment
Name reg7_cache_sync
Relative Address 0x00000730
Absolute Address 0xF8F02730
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Drain the STB. Operation complete when all buffers, LRB, LFB, STB, and EB, are
empty
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:1 waz 0x0 reserved
c 0 rw 0x0 Cache Sync: Drain the STB. Operation complete
when all buffers, LRB, LFB, STB, and EB, are
empty.
Name reg7_inv_pa
Relative Address 0x00000770
Absolute Address 0xF8F02770
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Invalidate Line by PA: Specific L2 cache line is marked as not valid
Field Name Bits Type Reset Value Description
tag 31:12 rw 0x0 tag
index 11:5 rw 0x0 index