User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1421
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg9_d_lockdown0
Register reg9_d_lockdown0 Details
Register (L2Cpl310) reg9_i_lockdown0
Register reg9_i_lockdown0 Details
Name reg9_d_lockdown0
Relative Address 0x00000900
Absolute Address 0xF8F02900
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description All reg9 registers can prevent new addresses from being allocated and can also
prevent data from being evicted out of the L2 cache.
Each register pair (reg9_d_lockdown<n>, reg9_i_lockdown<n>) is for accesses
coming from a particular master.
Each bit of each register sets lockdown for a corresponding way, i.e. bit 0 for way 0,
bit 1 for way 1, etc.
0 allocation can occur in the corresponding way.
1 there is no allocation in the corresponding way.
Field Name Bits Type Reset Value Description
reserved 31:16 waz,r
az
0x0 reserved
DATALOCK000 15:0 rw 0x0 Use for master CPU0
Name reg9_i_lockdown0
Relative Address 0x00000904
Absolute Address 0xF8F02904
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description instruction lock down 0
Field Name Bits Type Reset Value Description
reserved 31:16 waz,r
az
0x0 reserved
INSTRLOCK000 15:0 rw 0x0 Use for master CPU0