User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1430
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register reg12_addr_filtering_end Details
Register (L2Cpl310) reg15_debug_ctrl
Register reg15_debug_ctrl Details
Reset Value 0xFFF00000
Description When two masters are implemented, you can redirect a whole address range to
master 1 (M1).
When address_filtering_enable is set, all accesses with address >=
address_filtering_start and <address_filtering_end are automatically directed to M1.
All other accesses are directed to M0.
This feature is programmed using two registers.
Field Name Bits Type Reset Value Description
addr_filtering_end 31:20 rw 0xFFF Address filtering end address.
reserved 19:0 waz,r
az
0x0 reserved
Name reg15_debug_ctrl
Relative Address 0x00000F40
Absolute Address 0xF8F02F40
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description The Debug Control Register forces specific cache behavior required for debug. This
register has
read-only, non-secure, or read and write, secure, permission. Any secure access and
non-secure
access can read this register. Only a secure access can write to this register. If a
non-secure
access tries to write to this register the register issues a DECERR response and does
not update.
Field Name Bits Type Reset Value Description
reserved 31:3 waz,r
az
0x0 reserved
SPNIDEN 2 rw 0x0 Reads value of SPNIDEN input.