User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1431
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (L2Cpl310) reg15_prefetch_ctrl
Register reg15_prefetch_ctrl Details
DWB 1 rw 0x0 DWB: Disable write-back, force WT 0 = Enable
write-back behavior. This is the default.
1 = Force write-through behavior
DCL 0 rw 0x0 DCL: Disable cache linefill 0 = Enable cache
linefills. This is the default.
1 = Disable cache linefills.
Name reg15_prefetch_ctrl
Relative Address 0x00000F60
Absolute Address 0xF8F02F60
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Purpose Enables prefetch-related features that can improve system performance.
Usage constraints This register has both read-only, non-secure, and read and write,
secure,
permissions. Any secure or non-secure access can read this register. Only
a secure access can write to this register. If a non-secure access attempts
to write to this register, the register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31 waz,r
az
0x0 reserved
double_linefill_en 30 rw 0x0 Double linefill enable: You can set the following
options for this register bit:
0 The L2CC always issues 4x64-bit read bursts to
L3 on reads
that miss in the L2 cache. This is the default.
1 The L2CC issues 8x64-bit read bursts to L3 on
reads that
miss in the L2 cache.
inst_pref_en 29 rw 0x0 Instruction prefetch enable: You can set the
following options for this register bit:
0 Instruction prefetching disabled. This is the
default.
1 Instruction prefetching enabled