User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1432
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
data_pref_en 28 rw 0x0 Data prefetch enable: You can set the following
options for this register bit:
0 Data prefetching disabled. This is the default.
1 Data prefetching enabled.
double_linefill_on_wra
pread_en
27 rw 0x0 Double linefill on WRAP read disable: You can set
the following options for this register bit:
0 Double linefill on WRAP read enabled. This is
the default.
1 Double linefill on WRAP read disabled
reserved 26:25 waz,r
az
0x0 reserved
pref_drop_en 24 rw 0x0 Prefetch drop enable: You can set the following
options for this register bit:
0 The L2CC does not discard prefetch reads
issued to L3. This
is the default.
1 The L2CC discards prefetch reads issued to L3
when there is
a resource conflict with explicit reads.
incr_double_linefill_en 23 rw 0x0 Incr double Linefill enable: You can set the
following options for this register bit:
0 The L2CC does not issue INCR 8x64-bit read
bursts to L3 on
reads that miss in the L2 cache. This is the default.
1 The L2CC can issue INCR 8x64-bit read bursts to
L3 on
reads that miss in the L2 cache.
reserved 22 waz,r
az
0x0 reserved
not_same_id_on_excl_s
eq_en
21 rw 0x0 Not same ID on exclusive sequence enable: You
can set the following options for this register bit:
0 Read and write portions of a non-cacheable
exclusive
sequence have the same AXI ID when issued to
L3. This is
the default.
1 Read and write portions of a non-cacheable
exclusive
sequence do not have the same AXI ID when
issued to L3.
reserved 20:5 waz,r
az
0x0 reserved
prefetch_offset 4:0 rw 0x0 Default = b00000.
Field Name Bits Type Reset Value Description