User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1443
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register SCU_Invalidate_All_Registers_in_Secure_State Details
Register (mpcore) Filtering_Start_Address_Register
Register Filtering_Start_Address_Register Details
Description SCU Invalidate All Registers in
Secure State
Field Name Bits Type Reset Value Description
NA 31:16 wo 0x0 NA
CPU3_ways 15:12 wo 0x0 Specifies the ways that must be invalidated for
CPU3. Writing to these bits has no effect if the
Cortex-A9 MPCore processor has fewer than four
processors.
CPU2_ways 11:8 wo 0x0 Specifies the ways that must be invalidated for
CPU2. Writing to these bits has no effect if the
Cortex-A9 MPCore processor has fewer than
three processors
CPU1_ways 7:4 wo 0x0 Specifies the ways that must be invalidated for
CPU1. Writing to these bits has no effect if the
Cortex-A9 MPCore processor has fewer than two
processors.
CPU0_ways 3:0 wo 0x0 Specifies the ways that must be invalidated for
CPU0
Name Filtering_Start_Address_Register
Relative Address 0x00000040
Absolute Address 0xF8F00040
Width 32 bits
Access Type rw
Reset Value 0x00100000
Description Filtering Start Address Register
Field Name Bits Type Reset Value Description
Filtering_start_address 31:20 rw 0x1 Start address for use with master port 1 in a
two-master port configuration when
address filtering is enabled.
The default value is the value of FILTERSTART
sampled on exit from reset. The
value on the pin gives the upper address bits with
1MB granularity.
SBZ 19:0 rw 0x0 SBZ