User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1444
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) Filtering_End_Address_Register
Register Filtering_End_Address_Register Details
Register (mpcore) SCU_Access_Control_Register_SAC
Register SCU_Access_Control_Register_SAC Details
Name Filtering_End_Address_Register
Relative Address 0x00000044
Absolute Address 0xF8F00044
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Defined by FILTEREND input
Field Name Bits Type Reset Value Description
Filtering_end_address 31:20 rw 0x0 End address for use with master port 1 in a
two-master port configuration, when
address filtering is enabled.
The default value is the value of FILTEREND
sampled on exit from reset. The value
on the pin gives the upper address bits with 1MB
granularity.
SBZ 19:0 rw 0x0 SBZ
Name SCU_Access_Control_Register_SAC
Relative Address 0x00000050
Absolute Address 0xF8F00050
Width 32 bits
Access Type rw
Reset Value 0x0000000F
Description SCU Access Control (SAC) Register
Field Name Bits Type Reset Value Description
31:4 rw 0x0 SBZ
CPU3 3 rw 0x1 0 = CPU3 cannot access the components.
1 = CPU3 can access the components. This is the
default.