User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1445
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) SCU_Non_secure_Access_Control_Register
Register SCU_Non_secure_Access_Control_Register Details
CPU2 2 rw 0x1 0 = CPU2 cannot access the components.
1 = CPU2 can access the components. This is the
default.
CPU1 1 rw 0x1 0 = CPU1 cannot access the components.
1 = CPU1 can access the components. This is the
default.
CPU0 0 rw 0x1 0 = CPU0 cannot access the components.
1 = CPU0 can access the components. This is the
default.
Name SCU_Non_secure_Access_Control_Register
Relative Address 0x00000054
Absolute Address 0xF8F00054
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description SCU Non-secure Access Control Register
SNSAC
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
SBZ 31:12 ro 0x0 SBZ
CPU3_global_timer 11 ro 0x0 same as above
CPU2_global_timer 10 ro 0x0 same as above
CPU1_global_timer 9 ro 0x0 same as above
CPU0_global_timer 8 ro 0x0 Non-secure access to the global timer for
CPU<n>.
* <n> is 3 for bit[11]
* <n> is 2 for bit[10]
* <n> is 1 for bit[9]
* <n> is 0 for bit[8].
0 = Secure accesses only. This is the default value.
1 = Secure accesses and Non-Secure accesses.
Private_timers_for_CP
U3
7 ro 0x0 same as above
Private_timers_for_CP
U2
6 ro 0x0 same as above