User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1446
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICCICR
Private_timers_for_CP
U1
5 ro 0x0 same as above
Private_timers_for_CP
U0
4 ro 0x0 Non-secure access to the private timer and
watchdog for CPU<n>.
* <n> is 3 for bit[7]
* <n> is 2 for bit[6]]
* <n> is 1 for bit[5]
* <n> is 0 for bit[4].
0 = Secure accesses only. Non-secure reads return
0. This is the default value.
1 = Secure accesses and Non-secure accesses.
Component_access_for
_CPU3
3 ro 0x0 same as above
Component_access_for
_CPU2
2 ro 0x0 same as above
Component_access_for
_CPU1
1 ro 0x0 same as above
Component_access_for
_CPU0
0 ro 0x0 Non-secure access to the components for
CPU<n>.
* <n> is 3 for bit[3]
* <n> is 2 for bit[2]]
* <n> is 1 for bit[1]
* <n> is 0 for bit[0].
0 = CPU cannot write the components
1 = CPU can access the components.
Name ICCICR
Software Name GIC_CONTROL
Relative Address 0x00000100
Absolute Address 0xF8F00100
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description CPU Interface Control Register
Field Name Bits Type Reset Value Description