User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1454
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) Global_Timer_Interrupt_Status_Register
Register Global_Timer_Interrupt_Status_Register Details
Register (mpcore) Comparator_Value_Register0
Comp_Enablea 1 rw 0x0 This bit is banked per Cortex-A9 processor.
If set, it allows the comparison between the 64-bit
Timer Counter and the related 64-bit
Comparator Register.
Timer_Enable 0 rw 0x0 Timer enable
1'b0 = Timer is disabled and the counter does not
increment.
All registers can still be read and written
1'b1 = Timer is enabled and the counter
increments normally
Name Global_Timer_Interrupt_Status_Register
Relative Address 0x0000020C
Absolute Address 0xF8F0020C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Global Timer Interrupt Status Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 UNK/SBZP
Event_flag 0 rw 0x0 This is a banked register for all Cortex-A9
processors present.
The event flag is a sticky bit that is automatically
set when the Counter Register reaches
the Comparator Register value. If the timer
interrupt is enabled, Interrupt ID 27 is set as
pending in the Interrupt Distributor after the
event flag is set. The event flag is cleared
when written to 1. Figure 4-7 shows the Global
Timer Interrupt Status Register bit
assignment.
Name Comparator_Value_Register0
Relative Address 0x00000210