User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1455
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Note: This register is the first in an array of 2 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Register Comparator_Value_Register0 to Comparator_Value_Register1 Details
Register (mpcore) Auto_increment_Register
Absolute Address 0xF8F00210
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Comparator Value Register_0
Name Address
Comparator_Value_Re
gister0
0xf8f00210
Comparator_Value_Re
gister1
0xf8f00214
Field Name Bits Type Reset Value Description
31:0 rw 0x0 There are two 32-bit registers, the lower 32-bit
comparator value register at offset 0x10
and the upper 32-bit comparator value register at
offset 0x14.
You must access these registers with 32-bit
accesses. You cannot use STRD/LDRD. There
is a Comparator Value Register for each
Cortex-A9 processor.
To ensure that updates to this register do not set
the Interrupt Status Register proceed as
follows:
1. Clear the Comp Enable bit in the Timer Control
Register.
2. Write the lower 32-bit Comparator Value
Register.
3. Write the upper 32-bit Comparator Value
Register.
4. Set the Comp Enable bit and, if necessary, the
IRQ enable bit.
Name Auto_increment_Register
Relative Address 0x00000218
Absolute Address 0xF8F00218
Width 32 bits