User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1458
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Private_Timer_Control_Register Details
Register (mpcore) Private_Timer_Interrupt_Status_Register
Relative Address 0x00000608
Absolute Address 0xF8F00608
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Private Timer Control Register
Field Name Bits Type Reset Value Description
SBZP 31:16 rw 0x0 UNK/SBZP.
Prescaler
(PRESCALER)
15:8 rw 0x0 The prescaler modifies the clock period for the
decrementing event for the Counter
Register. See Calculating timer intervals on page
4-2 for the equation.\
UNK_SBZP 7:3 rw 0x0 UNK/SBZP.
IRQ_Enable
(IRQ_ENABLE)
2 rw 0x0 If set, the interrupt ID 29 is set as pending in the
Interrupt Distributor when the event flag
is set in the Timer Status Register.
Auto_reload
(AUTO_RELOAD)
1 rw 0x0 1'b0 = Single shot mode.
Counter decrements down to zero, sets the event
flag and stops.
1'b1 = Auto-reload mode.
Each time the Counter Register reaches zero, it is
reloaded with the value contained in the
Timer Load Register.
Timer_Enable
(ENABLE)
0rw0x0 Timer enable
1'b0 = Timer is disabled and the counter does not
decrement.
All registers can still be read and written
1'b1 = Timer is enabled and the counter
decrements normally
Name Private_Timer_Interrupt_Status_Register
Software Name TIMER_ISR
Relative Address 0x0000060C
Absolute Address 0xF8F0060C
Width 32 bits
Access Type rw