User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1462
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) Watchdog_Control_Register
Register Watchdog_Control_Register Details
Name Watchdog_Control_Register
Software Name WDT_CONTROL
Relative Address 0x00000628
Absolute Address 0xF8F00628
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Watchdog Control Register
Field Name Bits Type Reset Value Description
reserved 31:16 rw 0x0 Reserved.
Prescaler
(PRESCALER)
15:8 rw 0x0 The prescaler modifies the clock period for the
decrementing event for the Counter
Register.
7:4 rw 0x0 Reserved.
Watchdog_mode
(WD_MODE)
3 rw 0x0 1'b0 = Timer mode, default
Writing a zero to this bit has no effect. You must
use the Watchdog Disable Register to
put the watchdog into timer mode. See Watchdog
Disable Register on page 4-9.
1'b1 = Watchdog mode.
IT_Enable
(IT_ENABLE)
2 rw 0x0 If set, the interrupt ID 30 is set as pending in the
Interrupt Distributor when the event flag
is set in the watchdog Status Register.
In watchdog mode this bit is ignored
Auto_reload
(AUTO_RELOAD)
1 rw 0x0 1'b0 = Single shot mode.
Counter decrements down to zero, sets the event
flag and stops.
1'b1 = Auto-reload mode.
Each time the Counter Register reaches zero, it is
reloaded with the value contained in the
Load Register and then continues decrementing.
Watchdog_Enable
(WD_ENABLE)
0 rw 0x0 Global watchdog enable
1'b0 = Watchdog is disabled and the counter does
not decrement. All registers can still be
read and /or written
1'b1 = Watchdog is enabled and the counter
decrements normally.