User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1466
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDICTR
Enable_Non_secure 1 rw 0x0 0 = disables all Non-secure interrupts control bits
in the distributor from changing state
because of any external stimulus change that
occurs on the corresponding SPI or PPI
signals
1 = enables the distributor to update register
locations for Non-secure interrupts
FOR: ICDDCR_for_Non_secure_mode
31,1 --> Reserved. Writes are ignored, read data is
always zero.
Enable_secure
(GIC_EN_INT)
0 rw 0x0 0 = disables all Secure interrupt control bits in the
distributor from changing state
because of any external stimulus change that
occurs on the corresponding SPI or PPI
signals.
1 = enables the distributor to update register
locations for Secure interrupts.
FOR: ICDDCR_for_Non_secure_mode
0 --> Enable_Non_secure --> 0 = disables all
Non-secure interrupts control bits in the
distributor from changing state because of any
external
stimulus change that occurs on the corresponding
SPI or
PPI signals
1 = enables the distributor to update register
locations for
Non-secure interrupts
Name ICDICTR
Software Name GIC_IC_TYPE
Relative Address 0x00001004
Absolute Address 0xF8F01004
Width 32 bits
Access Type ro
Reset Value 0x0000FC22
Description Interrupt Controller Type Register
Field Name Bits Type Reset Value Description