User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1467
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICDICTR Details
Field Name Bits Type Reset Value Description
reserved 31:29 ro 0x0 Reserved. Writes are ignored, read data is always
zero.
LSPI
(GIC_LSPI)
15:11 ro 0x1F Returns the number of Lockable Shared
Peripheral Interrupts (LSPIs) that the controller
contains. The encoding is:
b11111 = 31 LSPIs, which are the interrupts of IDs
32-62.
When CFGSDISABLE is HIGH then the interrupt
controller prevents writes to any
register locations that control the operating state
of an LSPI.
SecurityExtn
(GIC_DOMAIN)
10 ro 0x1 Returns the number of security domains that the
controller contains:
1 = the controller contains two security domains.
This bit always returns the value one.
SBZ 9:8 ro 0x0 Reserved
CPU_Number
(GIC_CPU_NUM)
7:5 ro 0x1 The encoding is:
b000 the Cortex-A9 MPCore configuration
contains one Cortex-A9 processor.
b001 the Cortex-A9 MPCore configuration
contains two Cortex-A9 processors.
b010 the Cortex-A9 MPCore configuration
contains three Cortex-A9 processors.
b011 the Cortex-A9 MPCore configuration
contains four Cortex-A9 processors.
b1xx: Unused values.
IT_Lines_Number
(GIC_NUM_INT)
4:0 ro 0x2 The encoding is:
b00000 = the distributor provides 32 interrupts, no
external interrupt lines.
b00001 = the distributor provides 64 interrupts, 32
external interrupt lines.
b00010 = the distributor provides 96 interrupts, 64
external interrupt lines.
b00011 = the distributor provide 128 interrupts, 96
external interrupt lines.
b00100 = the distributor provides 160 interrupts,
128 external interrupt lines.
b00101 = the distributor provides 192 interrupts,
160 external interrupt lines.
b00110 = the distributor provides 224 interrupts,
192 external interrupt lines.
b00111 = the distributor provides 256 interrupts,
224 external interrupt lines.
All other values not used.