User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1469
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICDISR0 to ICDISR2 Details
Register (mpcore) ICDISER0
Register ICDISER0 Details
Register (mpcore) ICDISER1
Field Name Bits Type Reset Value Description
Security_Status
(GIC_INT_NS)
31:0 rw 0x0 The ICDISRn provide a Security status bit for each
interrupt supported by the GIC.
Each bit controls the security status of the
corresponding interrupt.
Accessible by Secure accesses only.
The register addresses are RAZ/WI to
Non-secure accesses.
ICDISR0 is banked for each connected processor.
Name ICDISER0
Software Name GIC_ENABLE_SET
Relative Address 0x00001100
Absolute Address 0xF8F01100
Width 32 bits
Access Type rw
Reset Value 0x0000FFFF
Description Interrupt Set-enable Register 0
Field Name Bits Type Reset Value Description
Set
(GIC_INT_EN)
31:0 rw 0xFFFF The ICDISERs provide a Set-enable bit for each
interrupt supported by the GIC.
Writing 1 to a Set-enable bit enables forwarding of
the corresponding interrupt to the CPU interfaces.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure access.
ICDISER0 is banked for each connected processor.
Name ICDISER1
Relative Address 0x00001104
Absolute Address 0xF8F01104
Width 32 bits
Access Type rw