User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1470
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICDISER1 Details
Register (mpcore) ICDISER2
Register ICDISER2 Details
Register (mpcore) ICDICER0
Reset Value 0x00000000
Description Interrupt Set-enable Register 1
Field Name Bits Type Reset Value Description
Set 31:0 rw 0x0 The ICDISERs provide a Set-enable bit for each
interrupt supported by the GIC.
Writing 1 to a Set-enable bit enables forwarding of
the corresponding interrupt to the CPU interfaces.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure access.
Name ICDISER2
Relative Address 0x00001108
Absolute Address 0xF8F01108
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Set-enable Register 2
Field Name Bits Type Reset Value Description
Set 31:0 rw 0x0 The ICDISERs provide a Set-enable bit for each
interrupt supported by the GIC.
Writing 1 to a Set-enable bit enables forwarding of
the corresponding interrupt to the CPU interfaces.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure access.
Name ICDICER0
Software Name GIC_DISABLE
Relative Address 0x00001180
Absolute Address 0xF8F01180
Width 32 bits
Access Type rw