User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1471
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICDICER0 Details
Register (mpcore) ICDICER1
Register ICDICER1 Details
Register (mpcore) ICDICER2
Reset Value 0x0000FFFF
Description Interrupt Clear-Enable Register 0
Field Name Bits Type Reset Value Description
Clear
(GIC_INT_CLR)
31:0 rw 0xFFFF The ICDICERs provide a Clear-enable bit for each
interrupt supported by the GIC.
Writing 1 to a Clear-enable bit disables
forwarding of the corresponding interrupt to the
CPU interfaces.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure accesses.
ICDICER0 is banked for each connected
processor.
Name ICDICER1
Relative Address 0x00001184
Absolute Address 0xF8F01184
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Clear-Enable Register 1
Field Name Bits Type Reset Value Description
Clear 31:0 rw 0x0 The ICDICERs provide a Clear-enable bit for each
interrupt supported by the GIC.
Writing 1 to a Clear-enable bit disables
forwarding of the corresponding interrupt to the
CPU interfaces.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure accesses.
Name ICDICER2
Relative Address 0x00001188
Absolute Address 0xF8F01188
Width 32 bits