User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1472
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICDICER2 Details
Register (mpcore) ICDISPR0
Note: This register is the first in an array of 3 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Access Type rw
Reset Value 0x00000000
Description Interrupt Clear-Enable Register 2
Field Name Bits Type Reset Value Description
Clear 31:0 rw 0x0 The ICDICERs provide a Clear-enable bit for each
interrupt supported by the GIC.
Writing 1 to a Clear-enable bit disables
forwarding of the corresponding interrupt to the
CPU interfaces.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure accesses.
Name ICDISPR0
Software Name GIC_PENDING_SET0
Relative Address 0x00001200
Absolute Address 0xF8F01200
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Set-pending Register_0
Name Address
ICDISPR0 0xf8f01200
ICDISPR1 0xf8f01204
ICDISPR2 0xf8f01208