User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1473
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICDISPR0 to ICDISPR2 Details
Register (mpcore) ICDICPR0
Note: This register is the first in an array of 3 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Register ICDICPR0 to ICDICPR2 Details
Field Name Bits Type Reset Value Description
Set
(GIC_PEND_SET)
31:0 rw 0x0 The ICDISPRs provide a Set-pending bit for each
interrupt supported by the GIC.
Writing 1 to a Set-pending bit sets the status of the
corresponding peripheral interrupt to pending.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure accesses.
ICDISPR0 is banked for each connected processor.
Name ICDICPR0
Software Name GIC_PENDING_CLR0
Relative Address 0x00001280
Absolute Address 0xF8F01280
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Clear-Pending Register_0
Name Address
ICDICPR0 0xf8f01280
ICDICPR1 0xf8f01284
ICDICPR2 0xf8f01288
Field Name Bits Type Reset Value Description
Clear
(GIC_PEND_CLR)
31:0 rw 0x0 The ICDICPRs provide a Clear-pending bit for
each interrupt supported by the GIC.
Writing 1 to a Clear-pending bit clears the status
of the corresponding peripheral interrupt to
pending.
A register bit that corresponds to a Secure
interrupt is RAZ/WI to Non-secure accesses.
ICDICPR0 is banked for each connected
processor.