User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1478
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR2
Register ICDIPTR2 Details
The ICDIPTR2 register is used to indicate the targets of interrupts ID#8-ID#11.
target_5
(GIC_SPI_CPUn)
9:8 ro 0x0 Targeted CPU(s) for interrupt ID#5
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
target_4
(GIC_SPI_CPUn)
1:0 ro 0x0 Targeted CPU(s) for interrupt ID#4
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
Name ICDIPTR2
Software Name GIC_SPI_TARGET
Relative Address 0x00001808
Absolute Address 0xF8F01808
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Interrupt Processor Targets Register 2
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
target_11
(GIC_SPI_CPUn)
25:24 ro 0x0 Targeted CPU(s) for interrupt ID#11
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
target_10
(GIC_SPI_CPUn)
17:16 ro 0x0 Targeted CPU(s) for interrupt ID#10
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)