User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1479
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR3
Register ICDIPTR3 Details
The ICDIPTR3 register is used to indicate the targets of interrupts ID#12-ID#15.
target_9
(GIC_SPI_CPUn)
9:8 ro 0x0 Targeted CPU(s) for interrupt ID#9
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
target_8
(GIC_SPI_CPUn)
1:0 ro 0x0 Targeted CPU(s) for interrupt ID#8
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
Name ICDIPTR3
Software Name GIC_SPI_TARGET
Relative Address 0x0000180C
Absolute Address 0xF8F0180C
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Interrupt Processor Targets Register 3
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
target_15
(GIC_SPI_CPUn)
25:24 ro 0x0 Targeted CPU(s) for interrupt ID#15
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
target_14
(GIC_SPI_CPUn)
17:16 ro 0x0 Targeted CPU(s) for interrupt ID#14
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)