User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1480
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR4
Register ICDIPTR4 Details
The ICDIPTR4 register always returns 0.
Register (mpcore) ICDIPTR5
target_13
(GIC_SPI_CPUn)
9:8 ro 0x0 Targeted CPU(s) for interrupt ID#13
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
target_12
(GIC_SPI_CPUn)
1:0 ro 0x0 Targeted CPU(s) for interrupt ID#12
01: CPU 0 targeted (CPU 0 always reads this
value)
10: CPU 1 targeted (CPU 1 always reads this
value)
Name ICDIPTR4
Software Name GIC_SPI_TARGET
Relative Address 0x00001810
Absolute Address 0xF8F01810
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Processor Targets Register 4
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:0 rw 0x0 Reserved
Name ICDIPTR5
Software Name GIC_SPI_TARGET
Relative Address 0x00001814
Absolute Address 0xF8F01814
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Interrupt Processor Targets Register 5