User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1482
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR8
Register ICDIPTR8 Details
The ICDIPTR8 register is used to target the interrupts ID#32-ID#35 to none, CPU 0, CPU 1, or both CPUs.
Field Name Bits Type Reset Value Description
target_31
(GIC_SPI_CPUn)
25:24 ro 0x0 Targeted CPU(s) for interrupt ID#31
01: CPU 0 targeted
10: CPU 1 targeted
target_30
(GIC_SPI_CPUn)
17:16 ro 0x0 Targeted CPU(s) for interrupt ID#30
01: CPU 0 targeted
10: CPU 1 targeted
target_29
(GIC_SPI_CPUn)
9:8 ro 0x0 Targeted CPU(s) for interrupt ID#29
01: CPU 0 targeted
10: CPU 1 targeted
target_28
(GIC_SPI_CPUn)
1:0 ro 0x0 Targeted CPU(s) for interrupt ID#28
01: CPU 0 targeted
10: CPU 1 targeted
Name ICDIPTR8
Software Name GIC_SPI_TARGET
Relative Address 0x00001820
Absolute Address 0xF8F01820
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Processor Targets Register 8
Field Name Bits Type Reset Value Description
target_35
(GIC_SPI_CPUn)
25:24 rw 0x0 Targeted CPU(s) for interrupt ID#35
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_34
(GIC_SPI_CPUn)
17:16 rw 0x0 Targeted CPU(s) for interrupt ID#34
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted