User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1484
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR10
Register ICDIPTR10 Details
The ICDIPTR10 register is used to target the interrupts ID#40-ID#43 to none, CPU 0, CPU 1, or both CPUs.
target_37
(GIC_SPI_CPUn)
9:8 rw 0x0 Targeted CPU(s) for interrupt ID#37
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_36
(GIC_SPI_CPUn)
1:0 rw 0x0 Targeted CPU(s) for interrupt ID#36
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
Name ICDIPTR10
Software Name GIC_SPI_TARGET
Relative Address 0x00001828
Absolute Address 0xF8F01828
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Processor Targets Register 10
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
target_43
(GIC_SPI_CPUn)
25:24 rw 0x0 Targeted CPU(s) for interrupt ID#43
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_42
(GIC_SPI_CPUn)
17:16 rw 0x0 Targeted CPU(s) for interrupt ID#42
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted