User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1486
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR12
Register ICDIPTR12 Details
The ICDIPTR12 register is used to target the interrupts ID#48-ID#51 to none, CPU 0, CPU 1, or both CPUs.
target_45
(GIC_SPI_CPUn)
9:8 rw 0x0 Targeted CPU(s) for interrupt ID#45
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_44
(GIC_SPI_CPUn)
1:0 rw 0x0 Targeted CPU(s) for interrupt ID#44
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
Name ICDIPTR12
Software Name GIC_SPI_TARGET
Relative Address 0x00001830
Absolute Address 0xF8F01830
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Processor Targets Register 12
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
target_51
(GIC_SPI_CPUn)
25:24 rw 0x0 Targeted CPU(s) for interrupt ID#51
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_50
(GIC_SPI_CPUn)
17:16 rw 0x0 Targeted CPU(s) for interrupt ID#50
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted