User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1487
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR13
Register ICDIPTR13 Details
The ICDIPTR13 register is used to target the interrupts ID#52-ID#55 to none, CPU 0, CPU 1, or both CPUs.
target_49
(GIC_SPI_CPUn)
9:8 rw 0x0 Targeted CPU(s) for interrupt ID#49
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_48
(GIC_SPI_CPUn)
1:0 rw 0x0 Targeted CPU(s) for interrupt ID#48
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
Name ICDIPTR13
Software Name GIC_SPI_TARGET
Relative Address 0x00001834
Absolute Address 0xF8F01834
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Processor Targets Register 13
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
target_55
(GIC_SPI_CPUn)
25:24 rw 0x0 Targeted CPU(s) for interrupt ID#55
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_54
(GIC_SPI_CPUn)
17:16 rw 0x0 Targeted CPU(s) for interrupt ID#54
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted