User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1489
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDIPTR15
Register ICDIPTR15 Details
The ICDIPTR15 register is used to target the interrupts ID#60-ID#63 to none, CPU 0, CPU 1, or both CPUs.
target_57
(GIC_SPI_CPUn)
9:8 rw 0x0 Targeted CPU(s) for interrupt ID#57
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_56
(GIC_SPI_CPUn)
1:0 rw 0x0 Targeted CPU(s) for interrupt ID#56
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
Name ICDIPTR15
Software Name GIC_SPI_TARGET
Relative Address 0x0000183C
Absolute Address 0xF8F0183C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Processor Targets Register 15
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
target_63
(GIC_SPI_CPUn)
25:24 rw 0x0 Targeted CPU(s) for interrupt ID#63
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted
target_62
(GIC_SPI_CPUn)
17:16 rw 0x0 Targeted CPU(s) for interrupt ID#62
00: no CPU targeted
01: CPU 0 targeted
10: CPU 1 targeted
11: CPU 0 and CPU 1 are both targeted