User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1499
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
config_12
(MASK)
25:24 ro 0x0 Configuration for interrupt ID#12
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_11
(MASK)
23:22 ro 0x0 Configuration for interrupt ID#11
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_10
(MASK)
21:20 ro 0x0 Configuration for interrupt ID#10
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_9
(MASK)
19:18 ro 0x0 Configuration for interrupt ID#9
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_8
(MASK)
17:16 ro 0x0 Configuration for interrupt ID#8
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_7
(MASK)
15:14 ro 0x0 Configuration for interrupt ID#7
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_6
(MASK)
13:12 ro 0x0 Configuration for interrupt ID#6
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_5
(MASK)
11:10 ro 0x0 Configuration for interrupt ID#5
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_4
(MASK)
9:8 ro 0x0 Configuration for interrupt ID#4
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_3
(MASK)
7:6 ro 0x0 Configuration for interrupt ID#3
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_2
(MASK)
5:4 ro 0x0 Configuration for interrupt ID#2
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_1
(MASK)
3:2 ro 0x0 Configuration for interrupt ID#1
10: edge sensitive and must be handeled by the
targeted CPU(s).
config_0
(MASK)
1:0 ro 0x0 Configuration for interrupt ID#0
10: edge sensitive and must be handeled by the
targeted CPU(s).
Field Name Bits Type Reset Value Description