User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1507
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICDICFR5
Register ICDICFR5 Details
The ICDICFR 5 register control the interrupt sensitivity of the Shared Peripheral Interrupts (SPI), IRQ ID
#80 to ID #95 (reserved: 93, 94, 95). This register has two bits per interrupt. This two bit field is either equal
to 01 (high-level active) or equal to 11 (rising-edge sensitive). The LSB is always 1 because only one CPU
will handle a SPI interrupt, regardless of the number of CPUs targeted.
Refer to UG585 TRM Section 7.2.3 Shared Peripheral Interrupts (SPI) for the required sensitivity type for
the SPI interrupts. The SPI interrupts must match the expected sensitivity. Interrupts from the PL may be
high-level or rising edge sensitive; this must be coordinated with the PL hardware and software.
config_65
(GIC_INT_CFG)
3:2 rw 0x0 Configuration for interrupt ID#65
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
config_64
(GIC_INT_CFG)
1:0 rw 0x0 Configuration for interrupt ID#64
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
Name ICDICFR5
Relative Address 0x00001C14
Absolute Address 0xF8F01C14
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Interrupt Configuration Register 5
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
config_95
(GIC_INT_CFG)
31:30 rw 0x0 Configuration for interrupt ID#95
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
config_94
(GIC_INT_CFG)
29:28 rw 0x0 Configuration for interrupt ID#94
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.