User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1509
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ppi_status
config_83
(GIC_INT_CFG)
7:6 rw 0x0 Configuration for interrupt ID#83
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
config_82
(GIC_INT_CFG)
5:4 rw 0x0 Configuration for interrupt ID#82
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
config_81
(GIC_INT_CFG)
3:2 rw 0x0 Configuration for interrupt ID#81
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
config_80
(GIC_INT_CFG)
1:0 rw 0x0 Configuration for interrupt ID#80
01: high-level active
11: rising-edge
The lower bit is read-only and is always 1.
Name ppi_status
Software Name GIC_PPI_STAT
Relative Address 0x00001D00
Absolute Address 0xF8F01D00
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description PPI Status Register
Field Name Bits Type Reset Value Description