User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1510
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ppi_status Details
Register (mpcore) spi_status_0
Register spi_status_0 Details
Field Name Bits Type Reset Value Description
reserved 31:16 ro 0x0 Reserved. Writes are ignored, read data is always
zero
ppi_status 15:11 ro 0x0 Returns the status of the PPI(4:0) inputs on the
distributor:
* PPI[4] is nIRQ
* PPI[3] is the private watchdog
* PPI[2] is the private timer
* PPI[1] is nFIQ
* PPI[0] is the global timer.
PPI[1] and PPI[4] are active LOW
PPI[0], PPI[2] and PPI[3] are active HIGH.
Note
These bits return the actual status of the PPI(4:0)
signals. The ICDISPRn and ICDICPRn registers
can also provide the PPI(4:0) status but because
you can write to these registers then they might
not contain the actual status of the PPI(4:0)
signals.
SBZ 10:0 ro 0x0 SBZ
Name spi_status_0
Software Name GIC_SPI_STAT
Relative Address 0x00001D04
Absolute Address 0xF8F01D04
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description SPI Status Register 0
Field Name Bits Type Reset Value Description
spi_status
(GIC_SPI_N)
31:0 ro 0x0 Returns the status of the IRQ ID32 to ID63 inputs
on the distributor. These bits return the actual
status of the IRQ signals.
Note: The ICDISPR1 and ICDICPR1 registers can
also provide the IRQ status but because you can
write to these registers then they might not
contain the actual status of the IRQ signals.