User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1515
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICPIDR1 Details
Register (mpcore) ICPIDR2
Register ICPIDR2 Details
Register (mpcore) ICPIDR3
Field Name Bits Type Reset Value Description
reserved 31:8 rw 0x0 reserved
ARchID_low 7:4 rw 0xB ARM-defined ArchID[3:0] field
DevID_high 3:0 rw 0x3 ARM-defined DevID[11:8] field
Name ICPIDR2
Relative Address 0x00001FE8
Absolute Address 0xF8F01FE8
Width 32 bits
Access Type rw
Reset Value 0x0000001B
Description Peripheral ID2
Field Name Bits Type Reset Value Description
reserved 31:8 rw 0x0 reserved
ArchRev 7:4 rw 0x1 ARM-defined ArchRev field
UsesJEPcode 3 rw 0x1 ARM-defined ContinuationCode field
ArchID_high 2:0 rw 0x3 ARM-defined ArchID[6:4] field
Name ICPIDR3
Relative Address 0x00001FEC
Absolute Address 0xF8F01FEC
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Peripheral ID3