User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1516
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ICPIDR3 Details
Register (mpcore) ICCIDR0
Register ICCIDR0 Details
Register (mpcore) ICCIDR1
Register ICCIDR1 Details
Field Name Bits Type Reset Value Description
reserved 31:8 rw 0x0 reserved
Revision 7:4 rw 0x0 ARM-defined Revision field
reserved 3:0 rw 0x0 reserved
Name ICCIDR0
Software Name GIC_PCELLID
Relative Address 0x00001FF0
Absolute Address 0xF8F01FF0
Width 32 bits
Access Type rw
Reset Value 0x0000000D
Description Component ID0
Field Name Bits Type Reset Value Description
31:0 rw 0xD ARM-defined fixed values for the preamble for
component discovery
Name ICCIDR1
Relative Address 0x00001FF4
Absolute Address 0xF8F01FF4
Width 32 bits
Access Type rw
Reset Value 0x000000F0
Description Component ID1
Field Name Bits Type Reset Value Description
31:0 rw 0xF0 ARM-defined fixed values for the preamble for
component discovery