User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1517
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (mpcore) ICCIDR2
Register ICCIDR2 Details
Register (mpcore) ICCIDR3
Register ICCIDR3 Details
Name ICCIDR2
Relative Address 0x00001FF8
Absolute Address 0xF8F01FF8
Width 32 bits
Access Type rw
Reset Value 0x00000005
Description Component ID2
Field Name Bits Type Reset Value Description
31:0 rw 0x5 ARM-defined fixed values for the preamble for
component discovery
Name ICCIDR3
Relative Address 0x00001FFC
Absolute Address 0xF8F01FFC
Width 32 bits
Access Type rw
Reset Value 0x000000B1
Description Component ID3
Field Name Bits Type Reset Value Description
31:0 rw 0xB1 ARM-defined fixed values for the preamble for
component discovery