User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1518
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
B.25 On-Chip Memory (ocm)
Register Summary
Register (ocm
) OCM_PARITY_CTRL
Module Name On-Chip Memory (ocm)
Base Address 0xF800C000 ocm
Description On-Chip Memory Registers
Vendor Info Xilinx
Register Name Address Width Type Reset Value Description
OCM_PARITY_CTRL
0x00000000 32 mixed 0x00000000 Control fields for RAM parity
operation
OCM_PARITY_ERRA
DDRESS
0x00000004 32 mixed 0x00000000 Stores the first parity error
access address. This register is
sticky and will retain its value
unless explicitly cleared (written
with 1's) with an APB write
access. The physical RAM
address is logged.
OCM_IRQ_STS
0x00000008 32 mixed 0x00000000 Status of OCM Interrupt
OCM_CONTROL
0x0000000C 32 mixed 0x00000000 Control fields for OCM
Name OCM_PARITY_CTRL
Relative Address 0x00000000
Absolute Address 0xF800C000
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Control fields for RAM parity operation