User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1520
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ocm) OCM_PARITY_ERRADDRESS
Register OCM_PARITY_ERRADDRESS Details
Register (ocm) OCM_IRQ_STS
Register OCM_IRQ_STS Details
Name OCM_PARITY_ERRADDRESS
Relative Address 0x00000004
Absolute Address 0xF800C004
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Stores the first parity error access address. This register is sticky and will retain its
value unless explicitly cleared (written with 1's) with an APB write access. The
physical RAM address is logged.
Field Name Bits Type Reset Value Description
reserved 31:14 ro 0x0 Return 0 when read
ParityErrAddress 13:0 wtc 0x0 When a parity Error occurs, the access address
associated with the error is logged here. The first
error address will be held if multiple parity errors
occur. Need an explicit write of all '1's' to
reset/clear this field.
Name OCM_IRQ_STS
Relative Address 0x00000008
Absolute Address 0xF800C008
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Status of OCM Interrupt
Field Name Bits Type Reset Value Description
reserved 31:3 ro 0x0 Return 0 when read
LockFailErr 2 wtc 0x0 When set (1), indicates that an AXI LOCK has
been attempted (not supported by OCM). This is
a sticky bit. Once set it can only be cleared by
explicitly writing a 1 to this field. This field drives
the interrupt pin. (Associated irq enable bit must
be set)