User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1521
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ocm) OCM_CONTROL
Register OCM_CONTROL Details
MultipleParityErr 1 wtc 0x0 Status of OCM multiple parity error. This is a
sticky bit. Once set it can only be cleared by
explicitly writing a 1 to this field. This field drives
the interrupt pin. (Associated irq enable bit must
be set)
0: Multiple OCM parity Errors have not occurred
1: Multiple OCM parity Errors have occurred
SingleParityErr 0 wtc 0x0 Status of OCM single parity error. This is a sticky
bit. Once set it can only be cleared by explicitly
writing a 1 to this field. This field drives the
interrupt pin (Associated irq enable bit must be
set)
0: Single OCM parity Error has not occurred
1: Single OCM parity Error has occurred
Name OCM_CONTROL
Relative Address 0x0000000C
Absolute Address 0xF800C00C
Width 32 bits
Access Type mixed
Reset Value 0x00000000
Description Control fields for OCM
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:3 ro 0x0 Return 0 when read
ArbShareTopSwScuWr
DIs
2 rw 0x0 Controls the arbitration to memory between the
topswitch port and the scuwr port.
0: The topsw and the scuWr porst share the
memory bandwith - 50% each.
1: The scuWr takes higher priority over the
topswitch port (unless the ScuWrPriorityLo bit is
set)
reserved 1 rw 0x0 Reserved. Do not modify.
ScuWrPriorityLo 0 rw 0x0 When set (1), changes the priority of the SCU
write port to LOW from Medium