User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1523
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (qspi) Config_reg
Register Config_reg Details
TXD3 0x00000088 32 wo 0x00000000 Transmit Data Register. Keyhole
addresses for the Transmit data
FIFO.
LQSPI_CFG
0x000000A0 32 rw x Configuration Register
specifically for the Linear
Quad-SPI Controller
LQSPI_STS
0x000000A4 9 rw 0x00000000 Status Register specifically for
the Linear Quad-SPI Controller
MOD_ID
0x000000FC 32 rw 0x01090101 Module Identification register
Name Config_reg
Software Name CR
Relative Address 0x00000000
Absolute Address 0xE000D000
Width 32 bits
Access Type mixed
Reset Value 0x80020000
Description QSPI configuration register
Register Name Address Width Type Reset Value Description
Field Name Bits Type Reset Value Description
leg_flsh
(IFMODE)
31 rw 0x1 Flash memory interface mode control:
0: legacy SPI mode
1: Flash memory interface mode
This control is required to enable or disable
automatic recognition of instruction bytes in the
first byte of a transfer.
If this mode is disabled, the core will operate in
standard SPI mode, with no dual- or quad-bit
input or output capability; the extended bits will
be configured as inputs to prevent any driver
contention on these pins.
If enabled, flash memory interface instructions
are automatically recognized and the I/O
configured accordingly.
reserved 30:27 ro 0x0 Reserved, read as zero, ignored on write.