User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1524
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
endian
(ENDIAN)
26 rw 0x0 0 for little endian format when writing to the
transmit data register 0x1C or reading from the
receive data register 0x20.
1 for big endian format when writing to the
transmit data register 0x1C or reading from the
receive data register 0x20.
reserved 25:20 ro 0x0 Reserved, read as zero, ignored on write.
Holdb_dr 19 rw 0x0 If set, Holdb and WPn pins are actively driven by
the qspi controller in 1-bit and 2-bit modes .
If not set, then external pull up is required on
HOLDb and WPn pins .
Note that this bit doesn't affect the quad(4-bit)
mode as Controller always drives these pins in
quad mode.
It is highly recommended to set this bit
always(irrespective of mode of operation) while
using QSPI
reserved 18 rw 0x0 Reserved
reserved 17 rw 0x1 Reserved
Man_start_com
(MANSTRT)
16 wo 0x0 Manual Start Command
1: start transmission of data
0: don't care
Man_start_en
(MANSTRTEN)
15 rw 0x0 Manual Start Enable
1: enables manual start
0: auto mode
Manual_CS
(SSFORCE)
14 rw 0x0 Manual CS
1: manual CS mode
0: auto mode
reserved 13:11 rw 0x0 Reserved
PCS 10 rw 0x0 Peripheral chip select line, directly drive n_ss_out
if Manual_C is set
reserved 9 rw 0x0 Reserved
REF_CLK 8 rw 0x0 Reserved. Must be 0
FIFO_WIDTH 7:6 rw 0x0 FIFO width
Must be set to 2'b11 (32bits). All other settings are
not supported.
Field Name Bits Type Reset Value Description