User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1525
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (qspi) Intr_status_REG
BAUD_RATE_DIV 5:3 rw 0x0 Master mode baud rate divisor
000: divide by 2. This is the only baud rate setting
that can be used if the loopback clock is enabled
(USE_LPBK). This setting also works in
non-loopback mode.
001: divide by 4
010: divide by 8
011: divide by 16
100: divide by 32
101: divide by 64
110: divide by 128
111: divide by 256
CLK_PH
(CPHA)
2 rw 0x0 Clock phase
1: the QSPI clock is inactive outside the word
0: the QSPI clock is active outside the word
Note : For {CLK_PH, CLK_POL}, only 2'b11 and
2'b00 are supported.
CLK_POL
(CPOL)
1 rw 0x0 Clock polarity outside QSPI word
1: The QSPI clock is quiescent high
0: The QSPI clock is quiescent low
Note : For {CLK_PH, CLK_POL}, only 2'b11 and
2'b00 are supported.
MODE_SEL
(MSTREN)
0rw0x0 Mode select
1: The QSPI is in master mode
0: RESERVED
In QSPI boot mode, ROM code will set this bit. In
other boot modes, this bit must be set before using
QSPI.
Name Intr_status_REG
Software Name SR
Relative Address 0x00000004
Absolute Address 0xE000D004
Width 32 bits
Access Type mixed
Reset Value 0x00000004
Description QSPI interrupt status register
Field Name Bits Type Reset Value Description