User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1526
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Intr_status_REG Details
This register is set when the described event occurs. Interrupt mask value does not affect interrupt status
register. Mask value is only used to mask interrupt output.
Bit 0 and 6 are write to clear. All other bits are read only.
Register (qspi) Intrpt_en_REG
Field Name Bits Type Reset Value Description
reserved 31:7 ro 0x0 Reserved, read as zero, ignored on write.
TX_FIFO_underflow
(IXR_TXUF)
6 wtc 0x0 TX FIFO underflow, write one to this bit location
to clear.
1: underflow is detected
0: no underflow has been detected
Write 1 to this bit location to clear
RX_FIFO_full
(IXR_RXFULL)
5 ro 0x0 RX FIFO full (current FIFO status)
1: FIFO is full
0: FIFO is not full
RX_FIFO_not_empty
(IXR_RXNEMPTY)
4 ro 0x0 RX FIFO not empty (current FIFO status)
1: FIFO has more than or equal to THRESHOLD
entries
0: FIFO has less than RX THRESHOLD entries
TX_FIFO_full
(IXR_TXFULL)
3 ro 0x0 TX FIFO full (current FIFO status)
1: FIFO is full
0: FIFO is not full
TX_FIFO_not_full
(IXR_TXOW)
2 ro 0x1 TX FIFO not full (current FIFO status)
1: FIFO has less than THRESHOLD entries
0: FIFO has more than or equal toTHRESHOLD
entries
reserved 1 ro 0x0 Reserved, read as zero, ignored on write.
RX_OVERFLOW
(IXR_RXOVR)
0 wtc 0x0 Receive Overflow interrupt, write one to this bit
location to clear.
1: overflow occurred
0: no overflow occurred
Write 1 to this bit location to clear
Name Intrpt_en_REG
Software Name IER
Relative Address 0x00000008
Absolute Address 0xE000D008
Width 32 bits
Access Type mixed