User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1529
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Intrpt_mask_REG Details
Register (qspi) En_REG
Access Type ro
Reset Value 0x00000000
Description Interrupt mask register
Field Name Bits Type Reset Value Description
reserved 31:7 ro 0x0 Reserved, read as zero, ignored on write.
TX_FIFO_underflow
(IXR_TXUF)
6 ro 0x0 TX FIFO underflow
enable
0: interrupt is disabled
1: interrupt is enabled
RX_FIFO_full
(IXR_RXFULL)
5 ro 0x0 RX FIFO full
enable
0: interrupt is disabled
1: interrupt is enabled
RX_FIFO_not_empty
(IXR_RXNEMPTY)
4 ro 0x0 RX FIFO not empty
enable
0: interrupt is disabled
1: interrupt is enabled
TX_FIFO_full
(IXR_TXFULL)
3 ro 0x0 TX FIFO full
enable
0: interrupt is disabled
1: interrupt is enabled
TX_FIFO_not_full
(IXR_TXOW)
2 ro 0x0 TX FIFO not full
enable
0: interrupt is disabled
1: interrupt is enabled
reserved 1 ro 0x0 Reserved
RX_OVERFLOW
(IXR_RXOVR)
0 ro 0x0 Receive Overflow interrupt enable
0: interrupt is disabled
1: interrupt is enabled
Name En_REG
Software Name ER
Relative Address 0x00000014
Absolute Address 0xE000D014
Width 32 bits