User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1530
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register En_REG Details
Register (qspi) Delay_REG
Register Delay_REG Details
This register is only used in master mode to introduce relative delays into the generation of the master
output signals. All timings are defined in cycles of the SPI REFERENCE CLOCK/ext_clk, defined in this
table as SPI master ref clock.
Access Type mixed
Reset Value 0x00000000
Description SPI_Enable Register
Field Name Bits Type Reset Value Description
reserved 31:1 ro 0x0 Reserved, read as zero, ignored on write.
SPI_EN
(ENABLE)
0rw0x0 SPI_Enable
1: enable the SPI
0: disable the SPI
Name Delay_REG
Software Name DR
Relative Address 0x00000018
Absolute Address 0xE000D018
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Delay Register
Field Name Bits Type Reset Value Description
d_nss 31:24 rw 0x0 Delay in SPI REFERENCE CLOCK or ext_clk
cycles for the length that the master mode chip
select outputs are de-asserted between words
when cpha=0.
d_btwn
(BTWN)
23:16 rw 0x0 Delay in SPI REFERENCE CLOCK or ext_clk
cycles between one chip select being de-activated
and the activation of another
d_after
(AFTER)
15:8 rw 0x0 Delay in SPI REFERENCE CLOCK or ext_clk
cycles between last bit of current word and the
first bit of the next word.
d_int
(INIT)
7:0 rw 0x0 Added delay in SPI REFERENCE CLOCK or
ext_clk cycles between setting n_ss_out low and
first bit transfer.